• <sup id="myoey"><dd id="myoey"></dd></sup>
    <ul id="myoey"></ul>
    <fieldset id="myoey"><table id="myoey"></table></fieldset>
    <strike id="myoey"></strike>
  • 嵌入式Linux就業(yè)班馬上開課了 詳情點擊這兒

    上海報名熱線:021-51875830
    北京報名熱線:010-51292078
    深圳報名熱線:4008699035
    南京報名熱線:025-68662821
    武漢報名熱線:027-50767718
    成都報名熱線:4008699035
    廣州報名熱線:
    020-61137349
    西安報名熱線:029-86699670

     
    嵌入式培訓(xùn)
    研發(fā)與生產(chǎn) 脫產(chǎn)就業(yè)培訓(xùn)基地
    3G通信學(xué)院 企業(yè)培訓(xùn)學(xué)院 
      首 頁   手機閱讀模式   課程介紹   培訓(xùn)報名  企業(yè)培訓(xùn)   付款方式   講師介紹   學(xué)員評價  關(guān)于我們   聯(lián)系我們  承接項目 開發(fā)板商城
    嵌入式協(xié)處理器--FPGA
    FPGA項目實戰(zhàn)系列課程----
    嵌入式OS--3G手機操作系統(tǒng)
    嵌入式協(xié)處理器--DSP
    手機/網(wǎng)絡(luò)/動漫游戲開發(fā)
    嵌入式OS-Linux
    嵌入式CPU--ARM
    嵌入式OS--WinCE
    單片機培訓(xùn)
    嵌入式硬件設(shè)計
    Altium Designer Layout高速硬件設(shè)計
    嵌入式OS--VxWorks
    PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
    PLC編程/變頻器/數(shù)控/人機界面 
    開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
    3G手機軟件測試、硬件測試
    芯片設(shè)計/大規(guī)模集成電路VLSI
    云計算、物聯(lián)網(wǎng)
    開源操作系統(tǒng)Tiny OS開發(fā)
    小型機系統(tǒng)管理
    其他類
    WEB在線客服
    南京WEB在線客服
    武漢WEB在線客服
    西安WEB在線客服
    廣州WEB在線客服
    點擊這里給我發(fā)消息  
    QQ客服一
    點擊這里給我發(fā)消息  
    QQ客服二
    點擊這里給我發(fā)消息
    QQ客服三
      雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機:15921673576

    值班QQ:
    點擊這里給我發(fā)消息

    值班網(wǎng)頁在線客服,點擊交談:
     
    網(wǎng)頁在線客服

     
    最新出版物、峰會和認(rèn)證
    物聯(lián)網(wǎng)和云計算峰會
    曙海產(chǎn)品研發(fā)和生產(chǎn)
    公益培訓(xùn)通知與資料下載
    現(xiàn)代化的多媒體教室
    曙海招聘啟示
    曙海動態(tài)
    VxWorks培訓(xùn)班圓滿結(jié)業(yè)[2011-7-2]
    Android培訓(xùn)班圓滿結(jié)業(yè)[2011-6-26]
    iPhone培訓(xùn)班圓滿結(jié)業(yè)[2011-6-24]
    DSP6000培訓(xùn)班圓滿結(jié)業(yè)[2011-6-20]
    MTK培訓(xùn)班圓滿結(jié)業(yè)[2011-6-15]
    FPGA培訓(xùn)班圓滿結(jié)業(yè)[2011-6-10]
    曙海成功實施Sony(索尼)LINUX開發(fā)企業(yè)培訓(xùn)
    [2011-5-19]
    曙海成功實施奇瑞汽車單片機開發(fā)企業(yè)培訓(xùn)[2011-4-8]
    第89期FPGA應(yīng)用設(shè)計高級培訓(xùn)班圓滿結(jié)業(yè)
    [2011-4-3]
    第31期iPhone培訓(xùn)班圓滿結(jié)業(yè)
    [2011-3-28]
    第67期DSP6000系統(tǒng)開發(fā)培訓(xùn)班圓滿結(jié)業(yè)
    [2011-3-25]
     
          SOC芯片設(shè)計系列培訓(xùn)之DFT & Digital IC Testing
       入學(xué)要求

            學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識:
            ◆ 電路系統(tǒng)的基本概念。

       班級規(guī)模及環(huán)境
           為了保證培訓(xùn)效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限3到5人,多余人員安排到下一期進行。
       上課時間和地點
    上課地點:【上海】:同濟大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山學(xué)院/福鑫大樓 【武漢分部】:佳源大廈(高新二路) 【南京分部】:金港大廈(和燕路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道)
    最近開課時間(周末班/連續(xù)班/晚班)
    DFT培訓(xùn)班:2024年1月8日
       學(xué)時
         ◆課時: 共5天,30學(xué)時

            ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
            ☆注重質(zhì)量
            ☆邊講邊練

            ☆合格學(xué)員免費推薦工作

            ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)

            專注高端培訓(xùn)15年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
            得到大家的認(rèn)同,受到用人單位的廣泛贊譽。

            ★實驗設(shè)備請點擊這兒查看★
       最新優(yōu)惠
           ◆團體報名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學(xué)生憑學(xué)生證,即使一個人也優(yōu)惠500元。
       質(zhì)量保障

            1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓(xùn)班中重聽;
            2、培訓(xùn)結(jié)束后免費提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
            3、培訓(xùn)合格學(xué)員可享受免費推薦就業(yè)機會。 ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓(xùn)13年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力得到大家的認(rèn)同,受到用人單位的廣泛贊譽。

              SOC芯片設(shè)計系列培訓(xùn)之DFT & Digital IC Testing
    • Outlines

      Testing Components: That’s All You Have To Do In Testing

      Briefly speaking, they consist of internal tests, which are normally DFT oriented, functional tests, parametric tests and environment tests. This section is going to talk about what they are and how they impact your testing life.

      ATE & IC Testing: Too Expensive to Ignore It

      What cause ATEs expensive are the precision, speed, memory, channels and integration of digital and analog test functionalities. What do the ATE specs mean to you? Topics include waveforms, strobes, PMU, cost estimation, breakeven point calculation, etc. How they associate with IC testing. Availability and specifications of ATEs limit your design flow, test strategy and time-to-market.

      Trend in ATE: structural tester, low cost tester. What they do and how they reduce your cost.

      Traditional Testing: More Challenges And Expensive

      Event driven and cycle based tests. How people develop the functional patterns for digital IC: verilog testbench to VCD. Advantages and disadvantages of functional tests. ATEs and functional tests. What are parametric tests? Open/short tests. IDD Test. Output voltage testing. Input leakage testing, Tristate leakage test. Wafer sorting. Testing Pies (overlap of different type of patterns detecting faults).

      Test Economics: My Managers’ Jobs
      Moore’s cycle. Test preparation (DFT logics, test-related silicon., pattern generation, pattern simulation, and tester program generation). Test execution (DUT card design, probe cards, temperature generator, handler, drier, production test time, IC debugging, ATE cost). Test escape cost. Defect level (Yield loss vs Test coverage). Diagnosis, Failure analysis. Cost of failure at different stages. Time-to-market, time-to-yield.

      Test cycle (test time) calculation.
      Test economics drives DFT technology, low cost DFT oriented tester and standard test program.

      DFT Technology

       

      --Scan and Faults: Cornerstone Of DFT technology
      Common scan types. Scan variations. How scan work? Scan in ATPG. Scan in BIST. Scan in Boundary scan. DC scan, AC scan (LOS, LOC). How defects are modeled? Fault types.

      --Test Synthesis: Key To High Test Coverage And Design Penalty
      Scan insertion. Partial scan, full scan. Scan assembly, chain balance, lockup latch placement. Dealing with the multiple phase clocks. Bottom up and top down test synthesis. How to deal with multiple types of scan cells. Test Synthesis rules.

      -- DRC rules: The Bridges To Success
      Clock rules, bus (bidi) rules, AVI rules, data traction rules, memory test rules, scan tracing rules.

      --ATPG and Pattern generation: Let Machine Do It??
      ATPG algorithm. Procedures. True beauty of fault simulation. How to fault simulation functional patterns in ATPG? Bus contention in pattern generation. Abort limit. Sequential ATPG.

      Pre-shift, post-shift, end-measurement. Strobe edges: where do I put them (give out an example)
      Fault collapsing. Why ATPG untestable, why DI, UU, TI, BL, RE etc. What’s the atpg? effectiveness? What’s the test coverage and fault coverage? How do you calculate the test coverage? How to increase the test coverage? On chip PLL testing (new method in ac scan). Z masking, padding. Scan cell mask, outputs mask in transition faults.

      --BIST: Pros And Cons
      Memory faults. Memory testing methods. Embedded memory testing, at-speed memory testing. Logic BIST structural, the benefits and the penalty. LBIST flow: phase shift, PRPG, MISR, x-bounding. At-speed logic BIST. ATPG top-up in logic BIST design.

      --Boundary Scan: Don’t Think It’s Too Simple
      Structure of Boundary scan. Can control Memory BIST, LBIST, ATPG (state machine analysis plus an example). Can do board testing (JTAG technology, Asset International). An example on atpg through boundary scan.

      --Pattern Optimization and Technology: Great Area to Hammer DFT
      Pattern compression during ATPG. Pattern ordering. EDT technology, DBIST, XDBIST (deterministic BIST). Macro pattern, fault simulation. Transition pattern generation to iddq pattern generation.

       

      --Diagnosis: Did I Really Do Something Wrong?
      Scan logs. How many failed patterns you need to do diagnosis? What does the values mean in fault simulation and good simulation values. Memory BIST diagnosis. LBIST diagnosis: the difficult thing. How to correlate the pattern with signature?

      --IDDQ pattern generation and Analysis: This Is Analog!?
      IDDQ analysis. How leakage current estimated. Pull up, pull down in IDDQ pattern generation. Tristate in iddq pattern generation. How to efficiently generate IDDQ pattern. Delta IDDQ. Delta IDDQ in wafer sorting.

      --DFT flows: Yes, That’s Where I Am Now
      a) SOC test: directly test big memory through MBIST, macro test embedded small memory, black box analog module, ATPG, pattern simulation, mismatch debugging, diagnosis.
      b)Full scan.
      c) Multiple identical module testing: pin sharing; xor scanouts (aliasing)
      d) Fault simulating functional pattern, ATPG.
      e) LSSD design flow.
      f) MBIST flow
      g) LBIST flow

      IEEE Testing Standards and EDA Tools: Do They Matter to Me?
      Why each tester has its own hardware language?
      IEEE 1450.1 STIL: the new trend in test language. Structure, waveform definition. (an atpg with boundary scan example)
      IEEE 1450.6 CTL

      Engineering IC Debugging: DFT Engineers Hate It
      DC conductivity. Chain tests: diagonal chain pattern. Edge adjustments. Timing factor. DC, scan debugging. AC scan debugging. IDDQ debugging. Shmooing, strobe, clock edge, power supply setup. Two dimension shmooing. Three dimension shmooing. Clock dependency. Flaky results (an example scan chain debugging). Power on order. Probe clk, probe scan-enable. Setting up trigger. Calibration. Pattern qualification, verification.

      PAN-PAC TECHNOLOGY is a consulting oriented Hi-Tech company based at Portland, Oregon, USA, the 3rd largest semiconductor center in USA. Its focused area is for IC testing consulting, ATE analysis, Formal Verification consulting, analog design consulting etc.

       

     
    版權(quán)所有:曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000-2012
     
    上海總部培訓(xùn)基地

    地址:上海市云屏路1399號26#新城金郡商務(wù)樓310。
    (地鐵11號線白銀路站2號出口旁,云屏路和白銀路交叉口)
    郵編:201821
    熱線:021-51875830 32300767
    傳真:021-32300767
    業(yè)務(wù)手機:15921673576
    E-mail:officeoffice@126.com
    客服QQ: 849322415
    北京培訓(xùn)基地

    地址:北京市昌平區(qū)沙河南街11號312室
    (地鐵昌平線沙河站B出口) 郵編:102200 行走路線:請點擊這查看
    熱線:010-51292078
    傳真:010-51292078
    業(yè)務(wù)手機:15701686205
    E-mail:qianru@51qianru.cn
    客服QQ:1243285887
    深圳培訓(xùn)基地

    地址:深圳市羅湖區(qū)桂園路2號電影大廈A座1816
    (地鐵一號線大劇院站D出口旁,桂園路和解放路交叉口,近地王大廈)
    熱線:4008699035
    傳真:4008699035
    業(yè)務(wù)手機:13699831341

    郵編:518001
    信箱:qianru2@51qianru.cn
    客服QQ:2472106501
    南京培訓(xùn)基地

    地址:江蘇省南京市棲霞區(qū)和燕路251號金港大廈B座2201室
    (地鐵一號線邁皋橋站1號出口旁,近南京火車站)
    熱線:025-68662821
    傳真:025-68662821
    郵編:210046
    信箱:qianru3@51qianru.cn
    客服QQ:1325341129
     
    成都培訓(xùn)基地

    地址:四川省成都市高新區(qū)中和大道一段99號領(lǐng)館區(qū)1號1-3-2903 郵編:610031
    熱線:4008699035 業(yè)務(wù)手機:13540421960
    客服QQ:1325341129 E-mail:qianru4@51qianru.cn
    武漢培訓(xùn)基地

    地址:湖北省武漢市江岸區(qū)漢江北路34號 九運大廈401室 郵編:430022
    熱線:4008699035
    客服QQ:849322415
    E-mail:qianru5@51qianru.cn
    廣州培訓(xùn)基地

    地址:廣州市越秀區(qū)環(huán)市東路486號廣糧大廈1202室

    熱線:020-61137349
    傳真:020-61137349

    郵編:510075
    信箱:qianru6@51qianru.cn
    西安培訓(xùn)基地

    地址:西安市南二環(huán)東段31號云峰大廈1503室

    熱線:029-86699670
    業(yè)務(wù)手機:18392016509
    傳真:029-86699670
    郵編:710054
    信箱:qianru7@51qianru.cn

    雙休日、節(jié)假日及晚上可致電值班電話:021-51875830 值班手機:15921673576


    備案號:滬ICP備08026168號

    .(2014年7月11)..................................................................................
    主站蜘蛛池模板: 国产精品日韩AV在线播放| 国产精品久久久久久久久久免费| 久久国产精品免费一区二区三区| 成人国产精品高清在线观看| 精品久久久噜噜噜久久久| 欧美精品黑人粗大| 国产91精品一区二区麻豆亚洲 | 久久久精品2019免费观看| 国产精品美女久久久m| 精品人妻伦一二三区久久| 亚洲福利精品电影在线观看| 亚洲国产美女精品久久久久∴| 国产精品久久久久久一区二区三区| 中文字幕av日韩精品一区二区 | 国产精品美女久久久免费| 天天爽夜夜爽精品视频app| 国产精品第1页| 一色屋精品视频在线观看| 国产成人精品AA毛片| 精品a在线观看| 国产精品福利自产拍在线观看| 国产精品美女网站| 国产久热精品无码激情| 精品久久久久久国产牛牛app| 亚洲欧美日韩国产精品影院 | 日韩人妻无码精品久久免费一| 91精品国产高清久久久久久io | 91精品一区二区综合在线 | 午夜成人精品福利网站在线观看 | A级精品国产片在线观看| 99久久精品这里只有精品| 中日精品无码一本二本三本| 日韩精品国产自在久久现线拍| 久久亚洲中文字幕精品一区四 | 精品熟女少妇aⅴ免费久久| 99在线精品免费视频九九视| 国产综合精品蜜芽| 国产夫妇精品自在线| 亚洲精品成人无码中文毛片不卡| 欧美极品欧美精品欧美视频| 午夜三级国产精品理论三级 |